# Logic and Computer Design Fundamentals

# Chapter 4 – Sequential Circuits

Part 2 – Sequential Circuit Design

Ming Cai cm@zju.edu.cn College of Computer Science and Technology Zhejiang University

#### **Overview**

- Part 1 Storage Elements and Sequential **Circuit Analysis**
- Part 2- Sequential Circuit Design
  - Specification
  - Formulation
  - State Assignment
  - Flip-Flop Input and Output Equation **Determination**
  - Verification
- Part 3 State Machine Design

#### **Methods of Describing Sequential Circuit**



# Sequential Circuit Analysis

Sequential Circuit Analysis

goal of analysis

- **Input Equation**
- Next State Equation | State
- Output Equation → Output
- → State Table → State Diagram

**Sequential Circuit** 

- Input Equation
- $\mathbf{D}_{\mathbf{A}} = \mathbf{A}(\mathbf{t})\mathbf{x}(\mathbf{t}) + \mathbf{B}(\mathbf{t})\mathbf{x}(\mathbf{t})$
- $\mathbf{D}_{\mathbf{R}} = \mathbf{A}(\mathbf{t})\mathbf{x}(\mathbf{t})$
- Next State Equation
- $\mathbf{A}(\mathbf{t}+\mathbf{1})=\mathbf{D}_{\mathbf{A}}$
- $\mathbf{B}(\mathbf{t}+\mathbf{1}) = \mathbf{D}_{\mathbf{R}}$
- **Output Equation**
- $y(t) = \overline{x(t)}(B(t) + A(t))$

#### **State Table**

| Present State | Input | Next State    | Output |
|---------------|-------|---------------|--------|
| A(t) B(t)     | x(t)  | A(t+1) B(t+1) | y(t)   |
| 0 0           | 0     | 0 0           | 0      |
| 0 0           | 1     | 0 1           | 0      |
| 0 1           | 0     | 0 0           | 1      |
| 0 1           | 1     | 1 1           | 0      |
| 1 0           | 0     | 0 0           | 1      |
| 1 0           | 1     | 1 0           | 0      |
| 1 1           | 0     | 0 0           | 1      |
| 1 1           | 1     | 1 0           | 0      |

#### **State Diagram**



# Sequential Circuit Design

- Sequential Circuit Design
- **State Diagram** → **State Table**

Excitation Equation

Input Output ,

#### **State Diagram**



#### **State Table**

| Present State | Input | Next   | State  | Output |
|---------------|-------|--------|--------|--------|
| A(t) B(t)     | x(t)  | A(t+1) | B(t+1) | y(t)   |
| 0 0           | 0     | 0      | 0      | 0      |
| 0 0           | 1     | 0      | 1      | 0      |
| 0 1           | 0     | 0      | 0      | 1      |
| 0 1           | 1     | 1      | 1      | 0      |
| 1 0           | 0     | 0      | 0      | 1      |
| 1 0           | 1     | 1      | 0      | 0      |
| 1 1           | 0     | 0      | 0      | 1      |
| 1 1           | 1     | 1      | 0      | 0      |

#### **Output Equation**

• 
$$\mathbf{y}(\mathbf{t}) = \overline{\mathbf{x}(\mathbf{t})}(\mathbf{B}(\mathbf{t}) + \mathbf{A}(\mathbf{t}))$$

#### Input Equation

• 
$$\mathbf{D}_{\mathbf{A}} = \mathbf{A}(\mathbf{t})\mathbf{x}(\mathbf{t}) + \mathbf{B}(\mathbf{t})\mathbf{x}(\mathbf{t})$$

$$\mathbf{D}_{\mathbf{B}} = \mathbf{A}(\mathbf{t})\mathbf{x}(\mathbf{t})$$

#### Excitation Equation

• 
$$\mathbf{D}_{\mathbf{A}} = \mathbf{A}(\mathbf{t}+\mathbf{1})$$

• 
$$\mathbf{D}_{\mathbf{R}} = \mathbf{B}(\mathbf{t}+\mathbf{1})$$



**Sequential Circuit** 

# The Design Procedure

- Specification
- Formulation Obtain a state diagram or state table
- State Minimization Minimize the number of states
- **State Assignment Assign binary codes to the states**
- Flip-Flop Input Equation Determination Select flip-flop types and derive flip-flop equations from next state entries in the table
- **Output Equation Determination Derive output equations from** output entries in the table
- Optimization Optimize the equations
- **Technology Mapping Find circuit from equations and map to** flip-flops and gate technology
- Verification Verify correctness of final design

# **Specification**

- Component Forms of Specification
  - Written description
  - Mathematical description
  - Hardware description language\*
  - Tabular description\*
  - Equation description\*
  - Diagram describing operation (not just structure)\*
- Relation to Formulation
  - If a specification is rigorous at the binary level (marked with \* above), then all or part of formulation may be completed

# Formulation: Finding a State Diagram

- A state is an abstraction of the history of the past applied inputs to the circuit (including power-up reset or system reset).
  - The interpretation of "past inputs" is tied to the synchronous operation of the circuit. E. g., an input value (other than an asynchronous reset) is measured only during the setup-hold time interval for an edge-triggered flip-flop.

#### Examples:

- State A represents the fact that a 1 input has occurred among the past inputs.
- State C represents the fact that a 0 followed by a 1 have occurred as the most recent past two inputs.



# Formulation: Finding a State Diagram

- In specifying a circuit, we use states to remember meaningful properties of past input sequences that are essential to predicting future output values.
- A sequence recognizer is a sequential circuit that produces a distinct output value whenever a prescribed pattern of input symbols occur in sequence, i.e., recognizes an input sequence occurrence.
- We will develop a procedure specific to sequence recognizers to convert a problem statement into a state diagram.
- Next, the state diagram, will be converted to a state table from which the circuit will be designed.

#### **State Reduction (State Minimization)**

- By reducing or minimizing the total number of states, the number of flip-flops required for a design is also reduced.
- For example if a finite state machine drops from 8 states to 4 states, only two flip-flops are required rather than three.
- The total number of states is reduced by eliminating the equivalent states.
- Two states are equivalent if they have the same output for all inputs, and if they transit to equivalent states on all inputs.

# **State Assignment**

- Each of the m states must be assigned a unique code.
- Minimum number of bits required is n such that

$$n \ge \lceil \log_2 m \rceil$$
  
where  $\lceil x \rceil$  is the smallest integer  $\ge x$ 

- There are useful state assignments that use more than the minimum number of bits
- There are 2<sup>n</sup> m unused states

# Sequence Recognizer Example

- Suppose we want a sequential system to recognize the sequence 1101.
  - Input:  $x(t) \in \{0, 1\}$
  - Output:  $z(t) \in \{0, 1\}$
  - Function:  $z(t) = \begin{cases} 1 & \text{if } x(t-3, t) = 1101 \\ 0 & \text{otherwise} \end{cases}$
- For instance, the following output z(t) is obtained for the input x(t).

| t    | 0123456789                        |
|------|-----------------------------------|
| x(t) | 100100100100110101101101001101001 |
| z(t) | ???0000000000010001001000001000   |

# Sequence Recognizer Example

- Note that the sequence 1111101 contains 1101 and "11" is a proper sub-sequence of the sequence.
- Thus, the sequential machine must remember that the first two one's have occurred as it receives another symbol.
- Also, the sequence 1101101 contains 1101 as both an initial subsequence and a final subsequence with some overlap, i. e., <u>1101</u>101 or 110<u>1101</u>.
- And, the 1 in the middle, 1101101, is in both subsequences.
- The sequence 1101 must be recognized each time it occurs in the input sequence.

#### Sequence Recognizer Procedure

To develop a sequence recognizer state diagram:

**Proper** sequence<sup>-</sup>

- Begin in an initial state in which NONE of the initial portion of the sequence has occurred (typically "reset" state).
- Add a state that recognizes that the first symbol has occurred.
- Add states that recognize each successive symbol occurring.

Improper\_ sequence i

- The final state represents the input sequence (possibly less the final input value) occurrence.
- Add state transition arcs which specify what happens when a symbol not in the proper sequence has occurred. Add other arcs on non-sequence inputs which transition to states that represent the input subsequence that has occurred.
- The last step is required because the circuit must recognize the input sequence regardless of where it occurs within the overall sequence applied since "reset.". Chapter 4 - Part 2 14

#### **Example: Recognize 1101**

- Define states for the sequence to be recognized:
  - assuming it starts with first symbol,
  - continues through each symbol in the sequence to be recognized, and
  - uses output 1 to mean the full sequence has occurred,
  - with output 0 otherwise.
- Starting in the initial state (Arbitrarily named "A"):
  - Add a state that recognizes the first "1."



State "A" is the initial state, and state "B" is the state which represents the fact that the "first" one in the input subsequence has occurred. The output symbol "0" means that the full recognized sequence has not yet occurred.

#### -Proper sequence

- After one more 1, we have:
  - C is the state obtained when the input sequence has two "1"s.



• Finally, after 110 and a 1, we have:



- Transition arcs are used to denote the output function (Mealy Model)
- Output 1 on the arc from D means the sequence has been recognized
- To what state should the arc from state D go? Remember: 1101101?
- Note that D is the last state but the output 1 occurs for the input applied in D. This is the case when a *Mealy model* is assumed.

-Proper sequence



• Clearly the final 1 in the recognized sequence 1101 is a sub-sequence of 1101. It follows a 0 which is not a sub-sequence of 1101. Thus it should represent the same state reached from the initial state after a first 1 is observed. We obtain:



#### -Proper sequence



- The state have the following abstract meanings:
  - A: No proper sub-sequence of the sequence has occurred.
  - B: The sub-sequence 1 has occurred.
  - C: The sub-sequence 11 has occurred.
  - D: The sub-sequence 110 has occurred.
  - The 1/1 on the arc from D to B means that the last 1 has occurred and thus, the sequence is recognized.

#### -Improper sequence

The other arcs are added to each state for inputs not yet listed. Which arcs are missing?



**Complete state diagram** 

State transition arcs must represent the fact that an input subsequence has occurred. Thus we get:



Note that the 1 arc from state C to state C implies that State C means two or more 1's have occurred.

#### Formulation: Find State Table

- From the <u>State Diagram</u>, we can fill in the <u>State Table</u>.
- There are 4 states, one input, and one output. We will choose the form with four rows, one for each current state.
- From State A, the 0 and 1 input transitions have been filled in along with the outputs.



| Present | Next State | Output    |
|---------|------------|-----------|
| State   | x=0 $x=1$  | x=0 $x=1$ |
| A       | A B        | 0 0       |
| В       |            |           |
| C       |            |           |
| D       |            |           |

#### Formulation: Find State Table

• From the state diagram, we complete the

state table. 0/0 1/0, 0/0 0/0

| Present      | Next State   |              | Output |             |
|--------------|--------------|--------------|--------|-------------|
| State        | x=0          | x=1          | x=0    | $\bar{x}=1$ |
| $\mathbf{A}$ | A            | B            | 0      | 0           |
| В            | $\mathbf{A}$ | $\mathbf{C}$ | 0      | 0           |
| C            | D            | C            | 0      | 0           |
| D            | $\mathbf{A}$ | ${f B}$      | 0      | 1           |

What would the state diagram and state table look like for the Moore model?

# **Example: Moore Model for Sequence 1101**

- For the Moore Model, outputs are associated with states.
- We need to add a state "E" with output value 1 for the final 1 in the recognized input sequence.
  - This new state E, though similar to B, would generate an output of 1 and thus be different from B.
- The Moore model for a sequence recognizer usually has *more states* than the Mealy model.

#### **Example: Moore Model (continued)**

**A/0** 

- We mark outputs on states for Moore model
- Arcs now show only state transitions
- Add a new state E to produce the output 1
- Note that the new state, E produces the same behavior in the future as state B. But it gives a different output at the present time. Thus these states do represent a different abstraction of the input history.

#### **Example: Moore Model (continued)**

- The state table is shown below
- In the Moore model:

"Moore is More."

| Present | Next | State | Output   |
|---------|------|-------|----------|
| State   | x=0  | x=1   | <b>y</b> |
| A       | A    | В     | 0        |
| В       | A    | C     | 0        |
| C       | D    | C     | 0        |
| D       | A    | E     | 0        |
| E       | A    | C     | 1        |



Multiple-sequence **Detector Example** (Appendix A)

# Simplification of State Table

- Generally, original state table may contain some redundant states, which will increase the cost of the design
- Simplification of State Table: Get a minimized state table, which can satisfy the design requirement with least number of states

# **Equivalent States**

- Complete State Table: All next states and outputs in the state table have certain state and value.
- **Equivalent States:** Assume S1 and S2 are two states in the complete state table, and begin with S1 and S2, if we have exactly same output sequence for any input sequence, S1 and S2 are called equivalent states, denoted (S1, S2).
- Equivalent states can be merged. Here, "any input sequence" means that the length and structure of the sequence can be arbitrary.

#### Simplification of State Table by Observation

How to remove a redundant state introduced by the "1101" sequence recognizer?



| Present        | Next State   |              | Output |     |
|----------------|--------------|--------------|--------|-----|
| State          | x=0          | x=1          | x=0    | x=1 |
| $oldsymbol{A}$ | $\mathbf{A}$ | ${f B}$      | 0      | 0   |
| В              | A            | $\mathbf{C}$ | 0      | 0   |
| C              | D            | C            | 0      | 0   |
| D              | $\mathbf{A}$ | E            | 0      | 1   |
| E              | A            | C            | 0      | 0   |



# Discrimination of Equivalent States

Three cases of equivalent states

For the all inputs,

Firstly, outputs are the same

And 
Next States are the same
Or Next States are interleaved
Or Next States are circulated



| X<br>Qn | 0       | 1       |
|---------|---------|---------|
|         | • • •   | • • •   |
| $S_{i}$ | $S_l/1$ | $S_k/0$ |
| $S_i$   | $S_l/1$ | $S_k/0$ |
| 3       |         |         |

#### **Next States are the same**







#### **State Minimization and Reduction**

- **Equivalence theorem:** For every state table there exists a unique equivalent table with minimum number of states.
- How to minimize a state table?
  - Manual ways: Observation, Implication Chart
  - Algorithms: Hopcroft, Moore, Brzozowski



John E. Hopcroft CORNELL UNIVERSITY 1939-1986 Turing Prize



Edward F. Moore University of Wisconsin-Madison 1925 - 2003

# **Reduction by Observation**

#### **Example 1:**

| PresentState | Next State / Output |             |  |
|--------------|---------------------|-------------|--|
|              | <i>X</i> =0         | <i>X</i> =1 |  |
| A            | <b>A/0</b>          | B/0         |  |
| В            | <b>A/0</b>          | <b>C</b> /0 |  |
| C            | <b>A/0</b>          | <b>D</b> /1 |  |
| D            | <b>A/0</b>          | <b>D</b> /1 |  |

# **Reduction by Observation (Continued)**

- Outputs of A and B, C and D are the same
- The next states of C and D are the same for all the possible inputs combination, so C and D are equivalent
- Because B and C are not equivalent, A and B are not equivalent
- Max Equivalent Classes are {A}, {B}, {C,D}, labeled as A', B', C'

#### **Reduction by Observation (Continued)**

#### Minimized State Table is

| Present   | Next State/ Output |      |  |
|-----------|--------------------|------|--|
| State     | X=0                | X=1  |  |
| A'        | A'/0               | B'/0 |  |
| <b>B'</b> | <b>A'/0</b>        | C'/0 |  |
| <b>C'</b> | A'/0               | C'/1 |  |

Reduction by Implication Chart (Appendix B)

### State Assignment Method

- Each of the m states must be assigned a unique code
- Minimum number of bits required is n such that  $n \ge \lceil \log_2 m \rceil$  where  $\lceil x \rceil$  is the smallest integer  $\ge x$
- Numbers of methods can be used to assign codes:

| State | Counting Order<br>Assignment | Gray Code<br>Assignment | One-hot<br>Assignment |
|-------|------------------------------|-------------------------|-----------------------|
| A     | 00                           | 00                      | 0001                  |
| В     | 01                           | 01                      | 0010                  |
| C     | 10                           | 11                      | 0100                  |
| D     | 11                           | 10                      | 1000                  |

#### **State Assignment – Example 1**

| Present | Next State               | Output  |
|---------|--------------------------|---------|
| State   | x=0 $x=1$                | x=0 x=1 |
| ${f A}$ | $\mathbf{A}  \mathbf{B}$ | 0 0     |
| В       | A C                      | 0 0     |
| C       | D C                      | 0 0     |
| D       | A B                      | 0 1     |

- How may assignments of codes with a minimum number of bits for recognizing 1101?
  - $4 \times 3 \times 2 \times 1 = 24$
- Does code assignment make a difference in cost?

#### State Assignment – Example 1 (continued)

Counting Order Assignment:

$$A = 0 0, B = 0 1, C = 1 0, D = 1 1$$

The resulting coded state table:

| Present | Next State |     | Out | put |
|---------|------------|-----|-----|-----|
| State   | _x=0       | x=1 | x=0 | x=1 |
| A       | A          | В   | 0   | 0   |
| В       | A          | С   | 0   | 0   |
| С       | D          | С   | 0   | 0   |
| D       | A          | В   | 0   | 1   |

| Present | Next State   x = 0 x = 1 |     | Present   Next State | Output | put |
|---------|--------------------------|-----|----------------------|--------|-----|
| State   |                          |     | $\mathbf{x} = 0$     | x = 1  |     |
| 0 0     | 00                       | 01  | 0                    | 0      |     |
| 0 1     | 00                       | 10  | 0                    | 0      |     |
| 10      | 11                       | 10  | 0                    | 0      |     |
| 11      | 00                       | 0 1 | 0                    | 1      |     |

#### State Assignment – Example 1 (continued)

Gray Code Assignment:

$$A = 0 0, B = 0 1, C = 1 1, D = 1 0$$

The resulting coded state table:

| Present | Next State |              | Present Next |     | 1 | tput |
|---------|------------|--------------|--------------|-----|---|------|
| State   | x=0        | x=1          | x=0          | x=1 |   |      |
| A       | A          | В            | 0            | 0   |   |      |
| В       | A          | $\mathbf{C}$ | 0            | 0   |   |      |
| C       | D          | $\mathbf{C}$ | 0            | 0   |   |      |
| D       | A          | В            | 0            | 1   |   |      |

| Present | Next State       |       | Output           |       |
|---------|------------------|-------|------------------|-------|
| State   | $\mathbf{x} = 0$ | x = 1 | $\mathbf{x} = 0$ | x = 1 |
| 0 0     | 00               | 01    | 0                | 0     |
| 0 1     | 0 0              | 11    | 0                | 0     |
| 11      | 10               | 11    | 0                | 0     |
| 10      | 00               | 01    | 0                | 1     |

#### State Assignment – Example 1 (continued)

One-hot Assignment:

$$A = 0001, B = 0010, C = 0100, D = 1000$$

The resulting coded state table:

| Present                 | Next State |              |     | put |
|-------------------------|------------|--------------|-----|-----|
| State                   | x=0        | x=1          | x=0 | x=1 |
| $\overline{\mathbf{A}}$ | A          | В            | 0   | 0   |
| В                       | A          | $\mathbf{C}$ | 0   | 0   |
| С                       | D          | C            | 0   | 0   |
| D                       | A          | В            | 0   | 1   |

| Present | Next State   x = 0 x = 1 |      | Output                        |   |
|---------|--------------------------|------|-------------------------------|---|
| State   |                          |      | State $x = 0$ $x = 1$ $x = 0$ |   |
| 0001    | 0001                     | 0010 | 0                             | 0 |
| 0010    | 0001                     | 0100 | 0                             | 0 |
| 0100    | 1000                     | 0100 | 0                             | 0 |
| 1000    | 0001                     | 0010 | 0                             | 1 |

## Find Flip-Flop Input and Output Equations: Example 1 – Counting Order Assignment

Excitation Equation for D flip-flop

• 
$$D_2(t) = Y_2(t+1)$$

Excitation Equation: D = Y(t+1)

Input Output Equation

•  $D_1(t)=Y_1(t+1)$ 

| Present                        | Next State                 |                                | Ou               | tput             |
|--------------------------------|----------------------------|--------------------------------|------------------|------------------|
| State                          | $\mathbf{x} = 0$           | $\mathbf{x} = 1$               | $\mathbf{x} = 0$ | $\mathbf{x} = 1$ |
| $\mathbf{Y}_{2}\mathbf{Y}_{1}$ | $\mathbf{Y}_2\mathbf{Y}_1$ | $\mathbf{Y}_{2}\mathbf{Y}_{1}$ | ,                | Z                |
| 0 0                            | 0 0                        | 0 1                            | 0                | 0                |
| 0 1                            | 0 0                        | 10                             | 0                | 0                |
| 10                             | 11                         | 10                             | 0                | 0                |
| 11                             | 0 0                        | 0 1                            | 0                | 1                |

| >/                |                                    |                  |                      |                  |
|-------------------|------------------------------------|------------------|----------------------|------------------|
| Present           | Next                               | State            | O                    | utput            |
| State             | $\int_{0}^{\infty} \mathbf{x} = 0$ | $\mathbf{x} = 1$ | $  \mathbf{x} = 0  $ | $\mathbf{x} = 1$ |
| $\mathbf{Y_2Y_1}$ | $D_2D_1$                           | $D_2D_1$         | $\rightarrow$        | Z                |
| 0 0               | 0 0                                | 0 1              | 0                    | 0                |
| 0 1               | 0 0                                | 10               | 0                    | 0                |
| 10                | 11                                 | 10               | 0                    | 0                |
| 11                | 0 0                                | 0 1              | 0                    | 1                |

# Find Flip-Flop Input and Output Equations: Example 1 – Counting Order Assignment

- Assume D flip-flops
- Interchange the bottom two rows of the state table, to obtain K-maps for D<sub>1</sub>, D<sub>2</sub>, and Z:

Input

| Ī | Present           | Next State       |                  | Ou               | tput             |  |
|---|-------------------|------------------|------------------|------------------|------------------|--|
| l | State             | $\mathbf{x} = 0$ | $\mathbf{x} = 1$ | $\mathbf{x} = 0$ | $\mathbf{x} = 1$ |  |
| L | $\mathbf{Y_2Y_1}$ | $D_2D_1$         | $D_2D_1$         | 1                | ${f Z}$          |  |
|   | 0 0               | 0 0              | 0 1              | 0                | 0                |  |
|   | 0 1               | 0 0              | 10               | 0                | 0                |  |
|   | 10                | 11               | 10               | 0                | 0                |  |
|   | 11                | 0 0              | 0 1              | 0                | 1                |  |







# Optimization: Example 1: Counting Order Assignment

Performing two-level optimization:



$$\begin{aligned} &D_2 = \underline{Y}_2 Y_1 + X Y_2 Y_1 \\ &D_1 = \overline{X} Y_2 \overline{Y}_1 + X \overline{Y}_2 \overline{Y}_1 + X Y_2 Y_1 \\ &Z = X Y_2 Y_1 \end{aligned} \qquad \text{Gate Input Cost} = 22$$

# Find Flip-Flop Input and Output Equations: Example 1 – Gray Code Assignment

- Assume D flip-flops
- Obtain K-maps for D<sub>1</sub>,
   D<sub>2</sub>, and Z:

| Present           | Next             | State            | Output           |                  |  |  |
|-------------------|------------------|------------------|------------------|------------------|--|--|
| State             | $\mathbf{x} = 0$ | $\mathbf{x} = 1$ | $\mathbf{x} = 0$ | $\mathbf{x} = 1$ |  |  |
| $\mathbf{Y_2Y_1}$ | $D_2D_1$         | $D_2D_1$         | Z                |                  |  |  |
| 0 0               | 0 0              | 0 1              | 0                | 0                |  |  |
| 0 1               | 0 0              | 11               | 0                | 0                |  |  |
| 11                | 10               | 11               | 0                | 0                |  |  |
| 10                | 0 0              | 0 1              | 0                | 1                |  |  |



## Optimization: Example 1: Assignment 2

Performing two-level optimization:



$$\mathbf{D}_2 = \mathbf{Y}_2 \mathbf{Y}_1 + \mathbf{X} \mathbf{Y}_1$$

$$\mathbf{D_1} = \mathbf{X}$$

$$\mathbf{Z}^{1} = \mathbf{X}\mathbf{Y}_{2}\mathbf{\overline{Y}}_{1}$$

**Gate Input Cost = 9** 

## Find Flip-Flop Input and Output Equations: Example 1 – One-hot Assignment

- Assume D flip-flops
- Read equations for  $D_1$ ,  $D_2$ ,  $D_3$ ,  $D_4$ , and Z:

$$\mathbf{D}_4 = \overline{\mathbf{X}} \mathbf{Y}_3$$

$$\mathbf{D}_3 = \mathbf{X} (\mathbf{Y}_2 + \mathbf{Y}_3)$$

$$\mathbf{D}_2 = \mathbf{X} (\mathbf{Y}_1 + \mathbf{Y}_4)$$

$$\mathbf{D}_1 = \overline{\mathbf{X}} (\mathbf{Y}_1 + \mathbf{Y}_2 + \mathbf{Y}_4)$$

$$\mathbf{Z} = \mathbf{X} \mathbf{Y}_4$$

Gate Input Cost = 17

| Present<br>State<br>Y <sub>4</sub> Y <sub>3</sub> Y <sub>2</sub> Y <sub>1</sub> |   |   |   | D, | $Next State$ $x = 0 	 x = 1$ $D_4D_3D_2D_1 	 D_4D_3D_2D_1$ |   |   |   |   |   | Output $x = 0$ $x = 1$ $Z$ |   |   |
|---------------------------------------------------------------------------------|---|---|---|----|------------------------------------------------------------|---|---|---|---|---|----------------------------|---|---|
| 0                                                                               | 0 | 0 | 1 | 0  | 0                                                          | 0 | 1 | 0 | 0 | 1 | 0                          | 0 | 0 |
| 0                                                                               | 0 | 1 | 0 | 0  | 0                                                          | 0 | 1 | 0 | 1 | 0 | 0                          | 0 | 0 |
| 0                                                                               | 1 | 0 | 0 | 1  | 0                                                          | 0 | 0 | 0 | 1 | 0 | 0                          | 0 | 0 |
| 1                                                                               | 0 | 0 | 0 | 0  | 0                                                          | 0 | 1 | 0 | 0 | 1 | 0                          | 0 | 1 |

## **State Assignment**

- Generally different assignments will result in different output functions, input functions, and the complexity of circuit varies as well. The tasks of state assignment are:
  - Determine the length of code
  - Find the best state assignment or close to the best
- Finding a best assignment can be extremely hard when N is large enough. And the performance of the state assignment also depends on the type of triggers.
- In practice, state assignment is processed in an engineering way, where heuristic rules are applied (Appendix C).

### Map Technology



## **Mapped Circuit - Final Result**



#### Sequential Design: Example 2

- Design a modulo 3 accumulator for 2-bit operands
- Definitions:
  - Modulo *n* adder an adder that gives the result of the addition as the remainder of the sum divided by n
    - Example: (1+1) modulo 3=2, (2+1) modulo 3=0
  - Accumulator a circuit that "accumulates" the sum of its input operands over time - it adds each input operand to the stored sum, which is initially 0.

#### Specification

- Input:  $(X_1,X_0)$
- Stored sum:  $(Y_1, Y_0)$
- Output:  $(Z_1,Z_0)$

Complete the state diagram:



Moore model is assumed.

#### Complete the state diagram:



Moore model is assumed.

#### Complete the state table

| $X_1X_0$ $Y_1Y_0$ | 00 | 01 | 11 | 10                           | $\mathbf{Z}_1\mathbf{Z}_0$ |  |
|-------------------|----|----|----|------------------------------|----------------------------|--|
|                   |    | _  |    | $Y_1(t+1)/D_1  Y_0(t+1)/D_0$ |                            |  |
| A (00)            | 00 | 01 | XX | 10                           | 00                         |  |
| B (01)            | 01 | 10 | XX | 00                           | 01                         |  |
| - (11)            | XX | XX | XX | XX                           | 11                         |  |
| C (10)            | 10 | 00 | XX | 01                           | 10                         |  |

- State Assignment:  $(Y_1,Y_0) = (Z_1,Z_0)$
- Codes are in gray code order to ease use of K-maps in the next step

Find optimized flip-flop input equations for D flip-flops



Find optimized flip-flop input equations for D flip-flops

| $\mathbf{D}_1$ |   |   | X     | ·<br>·1 |       |                |   | $X_1$ |           |   |       |
|----------------|---|---|-------|---------|-------|----------------|---|-------|-----------|---|-------|
|                | 0 | 0 | X     | 1       |       |                | 0 | 1     | X         | 0 |       |
|                | 0 | 1 | X     | 0       | V     |                | 1 | 0     | X         | 0 | V     |
| V              | X | X | X     | X       | $Y_0$ | V              | X | X     | X         | X | $Y_0$ |
| $Y_1$          | 1 | 0 | X     | 0       |       | $\mathbf{Y}_1$ | 0 | 0     | X         | 1 |       |
|                | Σ |   | $X_0$ |         |       | •              |   | Σ     | $\zeta_0$ |   | •     |

$$\mathbf{D}_1 = \mathbf{Y}_1 \overline{\mathbf{X}}_1 \overline{\mathbf{X}}_0 + \mathbf{Y}_0 \mathbf{X}_0 + \overline{\mathbf{Y}}_1 \overline{\mathbf{Y}}_0 \mathbf{X}_1$$

$$\mathbf{D}_0 = \mathbf{Y}_0 \overline{\mathbf{X}}_1 \overline{\mathbf{X}}_0 + \mathbf{Y}_1 \mathbf{X}_1 + \overline{\mathbf{Y}}_1 \overline{\mathbf{Y}}_0 \mathbf{X}_0$$

#### Circuit - Final Result with AND, OR, NOT



# From Traditional State Diagram to State-Machine Diagram (1/2)

- Traditional state diagram
  - 2<sup>n</sup> input combinations and 2<sup>m</sup> output combinations must be specified, which becomes unworkable for large designs.
- State-machine diagram
  - uses Moore model to simplify output specification.
  - replaces enumeration of input and output combinations with the use of Boolean expressions and equations.



# From Traditional State Diagram to State-Machine Diagram (2/2)



#### How to Code a State Machine in Verilog



## How to Code a State Machine in Verilog - Gray Code as State Code

```
module fsm (Clock, Reset, X, Z2, Z1);
 input Clock, Reset, X;
 output Z2, Z1;
 reg Z2, Z1;
 reg [1:0] state;
 parameter Idle = 2'b00, Start = 2'b01,
             Stop = 2'b10, Clear = 2'b11;
always @(posedge Clock)
   if (!Reset)
     begin
       state <= Idle;
        Z2<=0;
        Z1<=0:
     end
   else
     case (state)
       Idle: if (X) begin
                     state <= Start:
                     Z1<=0;
                   end
```

```
else
                   begin
                        state <= Idle;
                        Z2<=0;
                        Z1<=0:
                    end
          Start: if (!X) state <= Stop;
                 else state <= Start;</pre>
           Stop: if (X) begin
                          state <= Clear:
                          Z2<= 1:
                        end
                 else state <= Stop;</pre>
           Clear:
                  if (!X) begin
                            state <=Idle;
                            Z2<=0;
                            Z1<=1;
                          end
                 else state <= Clear;</pre>
           endcase
endmodule
```

#### How to Code a State Machine in Verilog One-Hot Code as State Code

```
module fsm (Clock, Reset, X, Z2, Z1);
input Clock, Reset, X;
output Z2, Z1;
reg Z2, Z1;
reg [3:0] state;
parameter Idle = 4'b1000, Start = 4'b0100,
            Stop = 4'b0010, Clear = 4'b0001;
always @(posedge Clock)
   if (!Reset)
       begin
          state <= Idle; Z2<=0; Z1<=0;
       end
   else
       case (state)
         Idle: if (X) begin
                       state <= Start;
                       Z1<=0;
                     end
               else begin
                       state <= Idle;
```

```
Z2<=0;
                     Z1<=0;
                   end
       Start: if (!X) state <= Stop;
              else state <= Start;</pre>
       Stop: if (X) begin
                     state <= Clear:
                     Z2<= 1:
                    end
              else state <= Stop;
       Clear: if (!X) begin
                       state <=Idle:
                       Z2<=0:
                       Z1<=1:
                      end
              else state <= Clear;
       default: state <= Idle;
     endcase
endmodule
```

# How to Code a State Machine in Verilog —— State Code as Output Value

```
module fsm (Clock, Reset, X, Z2, Z1);
input Clock, Reset, X;
output Z2, Z1;
reg [3:0] state;
assign Z2= state[3]; //状态变量最高位输出Z2
assign Z1= state[0]; //状态变量最低位输出Z1
parameter // Z2_S2_S1_Z1
         = 4'b0000,
   zero
  Idle
         = 4'b0001,
   Start = 4'b0100,
   Stop = 4'b0010,
   Clear = 4'b1000;
   always @(posedge Clock)
   if (!Reset)
       begin
         state <= Zero;
       end
   else
       case (state)
         Idle, Zero:
```

```
if (X) begin
                      state <= Start;
                    end
              else state <= Zero;</pre>
       Start: if (!X) state <= Stop;
              else state <= Start;</pre>
        Stop: if (X) begin
                      state <= Clear;
                    end
               else state <= Stop:
        Clear: if (!X) begin
                        state <=Idle;
                      end
               else state <= Clear;
        default: state <= Zero;
   endcase
endmodule
```

## How to Code a State Machine in Verilog —State Machine with Multi-outputs

```
module fsm (Clock, Reset, X, Z2, Z1);
input Clock, Reset, X;
output Z2, Z1;
reg Z2, Z1;
reg [1:0] state, nextstate;
parameter
 Idle = 2'b00, Start = 2'b01,
 Stop = 2'b10, Clear = 2'b11;
 always @(posedge Clock) //复位、状态存储
   if (!Reset)
        state <= Idle;
   else state <= nextstate;</pre>
 always @(state or X) //下一状态 =
    case (state) // 输入+ 当前状态
       Idle: if (X) nextstate <= Start;
             else nextstate <= Idle;
         end
      Start: if (!X) nextstate <= Stop;
             else nextstate <= Start;
```

```
Stop: if (X) nextstate <= Clear;
                else nextstate <= Stop;
         Clear: if (!X) nextstate <= Idle:
                else nextstate <= Clear;
         default: nextstate <= 2'bxx;
       endcase
   always @(state or Reset or X) //输出Z2=输入
       if (!Reset) Z2=0; // +当前状态
       else
         if (state == Stop && X)
             Z2=1;
         else Z2=0;
   always @(state or Reset or X) //输出Z1=输入
      if (!Reset) Z1=0; // +当前状态
      else
         if (state == Clear && !X)
             Z1=1;
          else Z1=0;
endmodule
```

#### **Limitations of Finite State Machines (1/2)**

■ FSM can use limited states to recognize patterns with unlimited sequences like [0]\*[1]\*.



matches: 1, 01, 0011, 0111, 0001, 001111 ...

but not: λ, 00, 010, 0001110, 000010...

• FSM can decide if a "word" is in a "language" by inspecting its sequential "letters" in isolation.

#### **Limitations of Finite State Machines (2/2)**

- FSM can only accept regular language.
- Isn't everything regular? No!
- Some examples that are not regular:
  - $\{0^n1^n \mid n \text{ a natural number}\} = \{\lambda, 01, 0011, 000111, ...\}$ (compared to 0<sup>m</sup>1<sup>n</sup> which is regular)
  - Palindromes: a, b, aa, bb, aaa, aba, 20222202...
  - Language of balanced parentheses: {}, {{}}, {{{}}}, . . .

#### Other Flip-Flop Types

- J-K and T flip-flops
  - Behavior
  - Implementation
- Basic descriptors for understanding and using different flip-flop types
  - Characteristic (truth) tables
  - Characteristic equations
  - Excitation tables
- For actual use, see Reading Supplement Design and Analysis Using J-K and T Flip-Flops

#### J-K Flip-flop

#### Behavior

- Same as S-R flip-flop with J analogous to S and K analogous to R
- Except that J = K = 1 is allowed, and
- For J = K = 1, the flip-flop changes to the *opposite* state
- As a master-slave, has same "1s catching" behavior as S-R flip-flop
- If the master changes to the wrong state, that state will be passed to the slave
  - E.g., if master falsely set by J = 1, K = 1 cannot reset it during the current clock cycle

#### J-K Flip-flop (continued)

#### Implementation

 To avoid 1s catching behavior, one solution used is to use an edge-triggered D as the core of the flip-flop



#### Symbol



#### T (Toggle) Flip-flop

- Behavior
  - Has a single input T
    - For T = 0, no change to state
    - For T = 1, changes to opposite state
- Same as a J-K flip-flop with J = K = T
- As a master-slave, has same "1s catching" behavior as J-K flip-flop
- Cannot be initialized to a known state using the T input
  - Reset (asynchronous or synchronous) essential

#### T (Toggle) Flip-flop (continued)

#### **Implementation**

 To avoid 1s catching behavior, one solution used is to use an edge-triggered D as the core of the flip-flop



#### **Symbol**



# **Basic Flip-Flop Descriptors**

- Used in analysis
  - Characteristic table defines the next state of the flip-flop in terms of flip-flop inputs and current state Next State Equation
  - Characteristic equation defines the next state of the flip-flop as a Boolean function of the flip-flop inputs and the current state
- - Excitation table defines the flip-flop input variable values as function of the current state and next state

# **D Flip-Flop Descriptors**

#### **Characteristic Table**

| D | Q(t) | Q(t+1) | Operation |
|---|------|--------|-----------|
| 0 | 0    | 0      | Reset     |
| 0 | 1    | 0      | Reset     |
| 1 | 0    | 1      | Set       |
| 1 | 1    | 1      | Set       |

#### **State Diagram**



## Characteristic Equation $\mathbf{Q}(\mathbf{t}+\mathbf{1})=\mathbf{D}$

Excitation Table

| Q(t) | Q(t+1) | D | Operation |
|------|--------|---|-----------|
| 0    | 0      | 0 | Reset     |
| 0    | 1      | 1 | Set       |
| 1    | 0      | 0 | Reset     |
| 1    | 1      | 1 | Set       |

$$D = Q(t+1)$$

# T Flip-Flop Descriptors

#### **Characteristic Table**

| T | Q(t) | Q(t+1) | Operation  |
|---|------|--------|------------|
| 0 | 0    | 0      | No change  |
| 0 | 1    | 1      | No change  |
| 1 | 0    | 1      | Complement |
| 1 | 1    | 0      | Complement |

#### **State Diagram**



### Characteristic Equation $Q(t+1) = T \oplus Q$

#### Excitation Table

| Q(t) | Q(t+1) | T | Operation  |
|------|--------|---|------------|
| 0    | 0      | 0 | No change  |
| 0    | 1      | 1 | Complement |
| 1    | 0      | 1 | Complement |
| 1    | 1      | 0 | No change  |

$$T = Q(t) \oplus Q(t+1)$$

# S-R Flip-Flop Descriptors

#### Characteristic Table

| S | R | Q(t+1) | Operation |
|---|---|--------|-----------|
| 0 | 0 | Q(t)   | No change |
| 0 | 1 | 0      | Reset     |
| 1 | 0 | 1      | Set       |
| 1 | 1 | ?      | Undefined |

## Characteristic Equation

$$\mathbf{Q}(\mathbf{t}+\mathbf{1}) = \mathbf{S} + \overline{\mathbf{R}} \ \mathbf{Q}, \ \mathbf{S} \cdot \mathbf{R} = \mathbf{0}$$

#### Excitation Table

| Q(t) | Q(t+1) | S R | Operation                 |
|------|--------|-----|---------------------------|
| 0    | 0      | 0 X | No change<br>Set<br>Reset |
| 0    | 1      | 1 0 | Set                       |
| 1    | 0      | 0 1 | Reset                     |
| 1    | 1      | X 0 | No change                 |

#### State Diagram



$$\mathbf{Q}(t+1) = \mathbf{S} \; \overline{\mathbf{R}} + \overline{\mathbf{S}} \; \overline{\mathbf{R}} \mathbf{Q} = \overline{\mathbf{R}} \; (\mathbf{S} + \overline{\mathbf{S}} \; \mathbf{Q})$$

$$= \overline{R} (S + Q) = \overline{R}S + \overline{R}Q + SR$$

$$= \mathbf{S} (\overline{\mathbf{R}} + \mathbf{R}) + \overline{\mathbf{R}} \mathbf{Q} = \mathbf{S} + \overline{\mathbf{R}} \mathbf{Q}$$

$$S = Q(t+1)$$

$$R = \overline{Q(t+1)}$$

# J-K Flip-Flop Descriptors

#### Characteristic Table

| J | K | Q(t+1)            | Operation  |
|---|---|-------------------|------------|
| 0 | 0 | Q(t)              | No change  |
| 0 | 1 | 0                 | Reset      |
| 1 | 0 | 1                 | Set        |
| 1 | 1 | $\overline{Q}(t)$ | Complement |

### Characteristic Equation

$$\mathbf{Q}(\mathbf{t}+\mathbf{1}) = \mathbf{J} \; \overline{\mathbf{Q}} + \overline{\mathbf{K}} \; \mathbf{Q}$$



#### Excitation Table

| Q(t) | Q(t+1) | J K | Operation           |
|------|--------|-----|---------------------|
| 0    | 0      | 0 X | No change           |
| 0    | 1      | 1 X | Set Reset No Change |
| 1    | 0      | X 1 | Reset               |
| 1    | 1      | X 0 | No Change           |

#### State Diagram



$$Q(t+1) = \overline{J} \overline{K} Q + J\overline{K} + JK\overline{Q}$$

$$= \overline{K} (\overline{J}Q + J) + J(\overline{K} + K\overline{Q})$$

$$= \overline{K} (Q + J) + J(\overline{K} + \overline{Q})$$

$$= \overline{K}Q + \overline{K}J + \overline{J}\overline{Q} = \overline{J}\overline{Q} + \overline{K}Q$$

$$J = Q(t) + Q(t+1)$$

$$K = \overline{\mathbf{Q}(t)} + \overline{\mathbf{Q}(t+1)}$$

# Flip-flop Behavior Example

Use the characteristic tables to find the output waveforms for the flip-flops shown:



# Flip-Flop Behavior Example (continued)

Use the characteristic tables to find the output waveforms for the flip-flops shown:



# **Flip-Flop Conversion**

- The various kinds of flip-flops in existence are S-R flip-flop, J-K flip-flop, D flip-flop, and T flip-flop. Each of them exhibits unique characteristics and result in different output for the same combination of input states.
- Whenever we want one flip-flop functionally equivalent to the behavior of the other, we need a flip-flop conversion technique to convert given Flip-Flop to desired Flip-Flop.



How to find the input equation for the given Flip-Flop (e.g., D Flip-Flop)?

D Flip-Flop to J-K Flip-Flop

# Flip-Flop Conversion Example

#### D Flip-Flop to J-K Flip-Flop

**Characteristic Table of J-K Flip-Flop** 

| J | K | Q(t) | Q(t+1) |
|---|---|------|--------|
| 0 | 0 | 0    | 0      |
| 0 | 0 | 1    | 1      |
| 0 | 1 | 0    | 0      |
| 0 | 1 | 1    | 0      |
| 1 | 0 | 0    | 1      |
| 1 | 0 | 1    | 1      |
| 1 | 1 | 0    | 1      |
| 1 | 1 | 1    | 0      |

#### **Excitation Table of D Flip-Flop**

| Q(t) | Q(t+1) | D |
|------|--------|---|
| 0    | 0      | 0 |
| 0    | 1      | 1 |
| 1    | 0      | 0 |
| 1    | 1      | 1 |

#### D Flip-Flop to J-K Flip-Flop **Conversion Table**

| J | K | Q(t) | Q(t+1) | D |
|---|---|------|--------|---|
| 0 | 0 | 0    | 0      | 0 |
| 0 | 0 | 1    | 1      | 1 |
| 0 | 1 | 0    | 0      | 0 |
| 0 | 1 | 1    | 0      | 0 |
| 1 | 0 | 0    | 1      | 1 |
| 1 | 0 | 1    | 1      | 1 |
| 1 | 1 | 0    | 1      | 1 |
| 1 | 1 | 1    | 0      | 0 |

## Flip-Flop Conversion Example (continued)

#### D Flip-Flop to J-K Flip-Flop

D Flip-Flop to J-K Flip-Flop Conversion Table

| J | K | Q(t) | Q(t+1) | D |
|---|---|------|--------|---|
| 0 | 0 | 0    | 0      | 0 |
| 0 | 0 | 1    | 1      | 1 |
| 0 | 1 | 0    | 0      | 0 |
| 0 | 1 | 1    | 0      | 0 |
| 1 | 0 | 0    | 1      | 1 |
| 1 | 0 | 1    | 1      | 1 |
| 1 | 1 | 0    | 1      | 1 |
| 1 | 1 | 1    | 0      | 0 |



# **Conversion of Flip-Flops**

- Conversion of flip-flops involves following steps:
  - writing the characteristic table for the desired flip-flop
  - writing the excitation table for the given flip-flop
  - merging the above tables into conversion table
  - finding the input equation for the given flip-flop



Structure of a conversion table

# **Assignments**

## **Reading:**

**4.5**, **4.8**, **4.12** 

## **Problem assignment:**

**4-13**; **4-21**; **4-22**; **4-25**; **4-29** 

## **Appendix A: Multiple-sequence Detector Example**

 Example: Design a Mealy circuit to recognize two sequences "1011" or "1101", with overlap.



# Multiple-sequence Detector Example

Step 1: Do the 1011 sequence alone.



Step 2: Do the 1101 sequence alone.

G0 x=0 x=1 G3 z=0 x=1 G66 z=x Nothing Nothing

Step 3: Combine two separate machines into a product graph.



# Multiple-sequence Detector Example

Merge two state graphs into one.



# **State Assignment – Example 1**

| Present | Next State |     | Out | tput |
|---------|------------|-----|-----|------|
| State   | x=0        | x=1 | x=0 | x=1  |
| lack    | A          | В   | 0   | 0    |
| В       | A          | В   | 0   | 1    |

- How may assignments of codes with a minimum number of bits?
  - Two states: A = 0, B = 1 or A = 1, B = 0
- Does it make a difference?
  - Only in variable inversion, so small, if any.

# **Appendix B: Reduction by Implication Chart**

## **Example 2:**

| Present      | Next State/ Output |             |  |
|--------------|--------------------|-------------|--|
| State        | X=0                | X=1         |  |
| $\mathbf{A}$ | <b>C</b> /0        | <b>B</b> /1 |  |
| В            | <b>F/0</b>         | <b>A/1</b>  |  |
| $\mathbf{C}$ | $\mathbf{D}/0$     | <b>G</b> /0 |  |
| $\mathbf{D}$ | <b>D</b> /1        | <b>E/0</b>  |  |
| ${f E}$      | <b>C</b> /0        | <b>E/1</b>  |  |
| ${f F}$      | $\mathbf{D}/0$     | <b>G</b> /0 |  |
| $\mathbf{G}$ | <b>C</b> /1        | <b>D</b> /0 |  |

Reduction by Implication Chart (Cont.) Qn

Compare orderly to find equivalent states

- If states equivalent, mark "√"
- If states not equivalent, mark "X"
- If need further comparison, label pair of next states



Correlatively compare to find equivalent states

CD, **DE** are not equivalent, so DG are not equivalent

 $AB: AB \rightarrow CF$ 

 $AE: AE \rightarrow BE \rightarrow CF$ 



All the states in the cycle are equivalent

- Determine Max Equivalent Classes
  - Four equivalent pairs (A,B), (A,E), (B,E), (C,F)
  - Max Equivalent Classes (A,B,E), (C,F)
  - Four states (A,B,E), (C,F), (D), (G)
  - Label the four states as a, b, c, d

### Minimized State Table:

| Present<br>State | Next State/ Output |             |  |
|------------------|--------------------|-------------|--|
|                  | x=0                | <i>x</i> =1 |  |
| a                | <b>b</b> /0        | a/1         |  |
| b                | <b>c/0</b>         | <b>d/0</b>  |  |
| c                | c/1                | a/0         |  |
| d                | <b>b</b> /1        | <b>c/0</b>  |  |

- AD equivalent
- BC equivalent

| Q | 0           | 1   |
|---|-------------|-----|
| A | <b>A/0</b>  | B/0 |
| В | <b>A/1</b>  | C/0 |
| C | <b>D</b> /1 | C/0 |
| D | <b>A/0</b>  | C/0 |



| X<br>Q | 0          | 1           |
|--------|------------|-------------|
| A      | <b>A/0</b> | <b>B</b> /0 |
| В      | A/1        | B/0         |

## **Appendix C: Heuristic Methods for State Assignment**

| Present | Next         | State        | Out |     |
|---------|--------------|--------------|-----|-----|
| State   | x=0          | x=1          | x=0 | x=1 |
| lack    | ${f A}$      | ${f B}$      | 0   | 0   |
| В       | A            | $\mathbf{C}$ | 0   | 0   |
| C       | $\mathbf{D}$ | $\mathbf{C}$ | 0   | 0   |
| D       | A            | В            | 0   | 1   |

| Present | Next State                         |     | Out              | put              |
|---------|------------------------------------|-----|------------------|------------------|
| State   | $\mathbf{x} = 0 \; \mathbf{x} = 1$ |     | $\mathbf{x} = 0$ | $\mathbf{x} = 1$ |
| 0 0     | 0 0                                | 0 1 | 0                | 0                |
| 01      | 0 0                                | 10  | 0                | 0                |
| 11      | 0 0                                | 01  | 0                | 1                |
| 10      | 11                                 | 10  | 0                | 0                |

#### **Counting Order Assignment**

| Present | Next State       |                  | Out              | put              |
|---------|------------------|------------------|------------------|------------------|
| State   | $\mathbf{x} = 0$ | $\mathbf{x} = 1$ | $\mathbf{x} = 0$ | $\mathbf{x} = 1$ |
| 0 0     | 0 0              | 01               | 0                | 0                |
| 0 1     | 0 0              | 11               | 0                | 0                |
| 11      | 10               | 11               | 0                | 0                |
| 10      | 0 0              | 01               | 0                | 1                |

**Gray Code Assignment** 

The state assignment guidelines attempt to maximize the adjacent groupings of 1's in the next-state and output functions.

## **Heuristic Methods for State Assignment (Continued)**

Highest priority: States with the same next state for a given input transition should be given adjacent assignments in the state table (fan-in oriented)

| Present | Next State       |                  | Out              | -                |
|---------|------------------|------------------|------------------|------------------|
| State   | $\mathbf{x} = 0$ | $\mathbf{x} = 1$ | $\mathbf{x} = 0$ | $\mathbf{x} = 1$ |
| 0 0     | 0 0              | 01               | 0                | 0                |
| (01)    | 0 0              | 11               | 0                | 0                |
| 11/     | 10               | 1,1              | 0                | 0                |
| 10      | 0 0              | 01               | 0                | 1                |

| Present | Next State       |       | Out              | put              |
|---------|------------------|-------|------------------|------------------|
| State   | $\mathbf{x} = 0$ | x = 1 | $\mathbf{x} = 0$ | $\mathbf{x} = 1$ |
| 0 0     | 0 0              | 01    | 0                | 0                |
| 0 1     | 0 0              | 11    | 0                | 0                |
| 111     | (10              | (111  | 0                | 0                |
| 10      | 0 0              | 01    | 0                | 1                |

**Gray Code Assignment** 

**Gray Code Assignment** 

Medium priority: Next states of the same state with adjacent inputs should be given adjacent assignments (fan-out oriented)

## **Heuristic Methods for State Assignment (Continued)**

- Lowest priority: States with the same output for a given input should be given adjacent assignments (output oriented)
- Assigning "0": starting state or the most frequently used state in the state table should be assigned to "0"
- The first rule (fan-in oriented) is the most important, should be considered first
- According to the former three rules, state pairs with more present times should be assigned adjacent codes with high priority

# **Example: State Assignment**

| Present<br>State | Next State/<br>Output |                |  |
|------------------|-----------------------|----------------|--|
|                  | <i>X</i> =0           | <i>X</i> =1    |  |
| $\mathbf{A}$     | C/0                   | <b>D</b> /0    |  |
| В                | <b>C</b> /0           | <b>A/0</b>     |  |
| $\mathbf{C}$     | <b>B</b> /0           | $\mathbf{D}/0$ |  |
| D                | <b>A/1</b>            | <b>B</b> /1    |  |
|                  |                       |                |  |

- Rule 1: A-B, A-C
- Rule 2: C-D, A-C, B-D, A-B
- Rule 3: A-B, A-C, B-C
- Rule 4: A = 0

## **Example: State Assignment (Continued)**

- n=2, since 2 triggers is enough to represent 4 states
- Determine the assignment
  - Rule 1: A-B, A-C
  - Rule 2: C-D, A-C, B-D, A-B
  - Rule 3: A-B, A-C, B-C
  - Rule 4: A = 0

## **Example: State Assignment (Continued)**



|   | $\mathbf{Y_2}$ | $\mathbf{Y}_{1}$ |
|---|----------------|------------------|
| A | 0              | 0                |
| В | 0              | 1                |
| C | 1              | 0                |
| D | 1              | 1                |

- Rule 1: A-B, A-C
- Rule 2: C-D, A-C, B-D,
   A-B
- Rule 3: A-B, A-C, B-C
- Rule 4: A = 0

## **Example: State Assignment (Continued)**

#### Final State Table

| • | Present<br>State | Next State/<br>Output |             | Present<br>State              | $y_2^{(t+1)}y_1^{(t+1)} / $ Output |      |  |
|---|------------------|-----------------------|-------------|-------------------------------|------------------------------------|------|--|
|   |                  | X=0                   | <i>X</i> =1 | $\mathbf{y_2}$ $\mathbf{y_1}$ | X=0                                | X=1  |  |
|   | A                | <b>C</b> /0           | <b>D</b> /0 | 0 0                           | 10/0                               | 11/0 |  |
|   | В                | <b>C</b> /0           | A/0         | 0 1                           | 10/0                               | 00/  |  |
|   | C                | <b>B</b> /0           | <b>D</b> /0 | 1 1                           | 00/1                               | 01/  |  |
|   | D                | <b>A/1</b>            | B/1         | 1 0                           | 01/0                               | 11/0 |  |

Sometimes, the assignment that fits the requirement is not unique. And any of them is suitable.

X=1

11/0

00/0

01/1

11/0

# **Appendix D: Summary of Designing State-Machine Diagram**

- State-machine diagram design is simple but it is more prone to errors:
  - State table is an exhaustive listing of the next states for each state/input combination.
  - Each input combination should be covered exactly once by an expression of an outgoing arc.
  - Ambiguity in state diagram: double-covered or uncovered.

# **Example of an Ambiguous State-Machine Diagram**



# Sequential Design: Example 4 (T-Bird Tail Light Control )

Design a state-machine diagram to control the tail lights of a 1965 Ford Thunderbird. The tail lights are composed of three lights on each side.



# Input and Output of T-bird Tail-lights

- There are three lights on each side. They operate in sequence to show the turning direction.
- The state machine has two input signals LEFT and **RIGHT.** It also has an emergency flasher input **HAZ** causes all six lights flashing on and off together.
- We assume the existence of a free-running clock signal whose frequency equals the desired flashing rate for the lights.

# Input and Output of T-bird Tail-lights

#### The state machine has:

- Three inputs: left, and right turns, and hazard.
- Six outputs: LA, LB, LC, RA, RB, and RC.

• Free running clock with frequency equal to the flashing

rate.



# T-bird Left Tail-Lights Example



# T-bird Right Tail-Lights Example



# **T-bird Flashing Tail-Lights Example**



# **Lighting Sequence for T-bird Tail-Lights**



Left turn

Right turn

# **Design for T-Bird Tail Light Control** with Moore Model

- We will design a **Moore model**, so that the state alone determines which lights are on and which are off.
  - For a left turn, the machine should cycle through four states in which the righthand lights are off and 0, 1, 2, or 3 of the lefthand lights are on.
  - For a right turn, the machine should cycle through four states - it is the opposite of left turn.
  - In hazard mode, only two states are required all lights ON and all lights OFF.

# Initial State-Machine Diagram for T-bird Tail-Lights



#### **Output Table**

| State | LC | LB | LA | RA | RB | RC |
|-------|----|----|----|----|----|----|
| IDLE  | 0  | 0  | 0  | 0  | 0  | 0  |
| L1    | 0  | 0  | 1  | 0  | 0  | 0  |
| L2    | 0  | 1  | 1  | 0  | 0  | 0  |
| L3    | 1  | 1  | 1  | 0  | 0  | 0  |
| R1    | 0  | 0  | 0  | 1  | 0  | 0  |
| R2    | 0  | 0  | 0  | 1  | 1  | 0  |
| R3    | 0  | 0  | 0  | 1  | 1  | 1  |
| LR3   | 1  | 1  | 1  | 1  | 1  | 1  |
|       |    |    |    |    |    |    |

- LC = L3 + LR3
- LB = L2+L3+LR3
- LA = L1 + L2 + L3 + LR3
- RA = R1 + R2 + R3 + LR3
- RB = R2 + R3 + LR3
- RC = R3 + LR3

112

# **Enhanced State-Machine Diagram for T-bird Tail-Lights**

- Problem 1: cannot handle multiple inputs asserted simultaneously, e.g., LEFT and HAZ, LEFT and RIGHT.
- Solution:
  - gave the HAZ input priority.
  - treated LEFT and RIGHT as a hazard request.
- Problem 2: Once a left or right turn cycle begun, the state machine allows the cycle to run to completion, even if HAZ is asserted.
- Solution:
  - have the machine go into hazard mode as soon as possible.

# **Enhanced State-Machine Diagram for T-bird Tail-Lights**



# State Assignment for T-bird Tail-Lights

- IDLE state of 000.
- Q1 and Q0 are used to count in gray code sequence:

$$(IDLE \rightarrow L1 \rightarrow L2 \rightarrow L3 \rightarrow IDLE)$$

$$(IDLE \rightarrow R1 \rightarrow R2 \rightarrow R3 \rightarrow IDLE)$$

- Q2 identifies LEFT or RIGHT turn.
- LR3(HAZ) state of 100.

| State | Q2 | Q1 | Q0 |
|-------|----|----|----|
| IDLE  | 0  | 0  | 0  |
| L1    | 0  | 0  | 1  |
| L2    | 0  | 1  | 1  |
| L3    | 0  | 1  | 0  |
| R1    | 1  | 0  | 1  |
| R2    | 1  | 1  | 1  |
| R3    | 1  | 1  | 0  |
| LR3   | 1  | 0  | 0  |

# State Table for T-bird Tail-Lights

| s    | <b>Q</b> 2 | Q1 | Q0 | Transition Expression          | <i>S</i> * | <b>Q</b> 2* | Q1* | <b>Q</b> 0* |
|------|------------|----|----|--------------------------------|------------|-------------|-----|-------------|
| IDLE | 0          | 0  | 0  | (LEFT + RIGHT + HAZ)'          | IDLE       | 0           | 0   | 0           |
| IDLE | 0          | 0  | 0  | $LEFT \cdot HAZ' \cdot RIGHT'$ | L1         | 0           | 0   | 1           |
| IDLE | 0          | 0  | 0  | HAZ + LEFT · RIGHT             | LR3        | 1           | 0   | 0           |
| IDLE | 0          | 0  | 0  | $RIGHT \cdot HAZ' \cdot LEFT'$ | R1         | 1           | 0   | 1           |
| L1   | 0          | 0  | 1  | HAZ'                           | L2         | 0           | 1   | 1           |
| L1   | 0          | 0  | 1  | HAZ                            | LR3        | 1           | 0   | 0           |
| L2   | 0          | 1  | 1  | HAZ'                           | L3         | 0           | 1   | 0           |
| L2   | 0          | 1  | 1  | HAZ                            | LR3        | 1           | 0   | 0           |
| L3   | 0          | 1  | 0  | 1                              | IDLE       | 0           | 0   | 0           |
| R1   | 1          | 0  | 1  | HAZ'                           | R2         | 1           | 1   | 1           |
| R1   | 1          | 0  | 1  | HAZ                            | LR3        | 1           | 0   | 0           |
| R2   | 1          | 1  | 1  | HAZ'                           | R3         | 1           | 1   | 0           |
| R2   | 1          | 1  | 1  | HAZ                            | LR3        | 1           | 0   | 0           |
| R3   | 1          | 1  | 0  | 1                              | IDLE       | 0           | 0   | 0           |
| LR3  | 1          | 0  | 0  | 1                              | IDLE       | 0           | 0   | 0           |

# **Input Equation for T-bird Tail-Lights**

- D Flip-flops are used as the memory storage elements.
- Excitation Equation: D = Q(t+1)
- Input Equation
  - $\mathbf{D}_2 = \overline{\mathbf{Q}}_2 \overline{\mathbf{Q}}_1 \mathbf{Q}_0 (\mathbf{H}\mathbf{A}\mathbf{Z} + \mathbf{R}\mathbf{I}\mathbf{G}\mathbf{H}\mathbf{T}) + \overline{\mathbf{Q}}_2 \mathbf{Q}_0 \mathbf{H}\mathbf{A}\mathbf{Z}$  $+ Q_2Q_0$
  - $\mathbf{D_1} = \mathbf{Q_0} \mathbf{HAZ}$
  - $\mathbf{D_0} = \overline{\mathbf{Q}_2} \overline{\mathbf{Q}_1} \overline{\mathbf{HAZ}} (\mathbf{LEFT} \oplus \mathbf{RIGHT}) + \overline{\mathbf{Q}_1} \mathbf{Q_0} \mathbf{HAZ}$

## **Limitations of Finite State Machines (2/2)**

- Some examples that are not finite-state acceptable
  - $\{0^n1^n \mid n \text{ a natural number}\} = \{\lambda, 01, 0011, 000111, ...\}$
  - Language of balanced parentheses: {}, {{}}, {{{}}}, . . .
  - Palindromes: a, b, aa, bb, aaa, aba, 20222202...
  - Finite state machines can only accept regular language, while the above examples are all generated by context-free grammar.
  - In regular expression, "nesting" is not allowed, as for context-free grammar, recursive expressions can be used in any arbitrary combinations.